





#### Marco Vitone

Development of innovative techniques and methodologies for analysis and testing of Storage Systems interfaces based on System on Chip

Tutor: Prof. Nicola Petra

co-Tutor: Ing. Claudio Giaccio

Cycle: XXXVI

Year: 2



# My background

- MSc degree in Electronics Engineering
- Research group/laboratory : VLSI Elctronics
- PhD start date : 1/11/2020
- Scholarship type: founded by Micron Semiconductor Italia S.R.L.
- Cooperation : Micron Hardware Validation Tool Team



# **Research field of interest**

• System on Chip is a complex IC that integrates CPU, on-chip memory, programmable logic (FPGA) on a single chipset.



- My research focuses on
  - **Design** of SoC:
    - Implementation of hardware accelerator
    - Validation and Debug of SoC adopting Universal Verification Methodology (UVM)



Marco Vitone

## Summary of study activities

- Ad hoc PhD courses
  - Cambridge English : Preliminary (PET)
- Courses attended borrowed from MSc curricula
  - FPGA per l'elaborazione dei segnali
- Seminar attended
  - Title : "Introduction of Universal Verification Methodology"
    - Lecturer : Marco Vitone
    - Place : Online Microsoft Teams, channel of MSc Course of System on Chip
    - Date : 9/11/2021



- Convolution
  - Mono-dimensional, typical application: filters
  - Bi-dimensional, typical application: Neural Networks
  - Multi-dimensional, typical application: 3D CNN for medical applications



- Convolution
  - Mono-dimensional, typical application: filters
  - Bi-dimensional, typical application: Neural Networks
  - Multi-dimensional, typical application: 3D CNN for medical applications
- Problem
  - Large number of multiplications
  - Hardware implementation for portability and low-power consumption



- Objective
  - Development of Fast FIR Algorithms (FFA) for the implementation of hardware accelerators with reduced power dissipation and improved latency and throughput
  - FFAs allow using a reduced number of partial values
  - Example : mono- dimensional equations





#### **Accelerator Architecture**

- The accelerator is optimized for neural networks
- Reference network: AlexNet
- The datapath is optimized for power and latency





# Accelerator Layout



- Technology:
  - 28nm TSMC CMOS
- Area:
  - 152293  $\mu m^2$
- Power dissipation:
  67.5125 mW
- Frequency:
  - 500 *MHz*



- Problem
  - SoC integrates a wide variety of components:
    - Processors
    - Hardware accelerator
    - Storage Interface (UFS, eMMC)
    - Bus interface (AXI, UART, JTAG and so on)
  - Thus, the validation and debug of SoC became challenging.
- Objective
  - Development of validation environments for complex SoC
  - Usage of UVM technique improving reusability, robustness and simulation coverage
  - Development of emulation environment for hardware acceleration of the validation process



# Validation Environment

- Development UVM simulation environment for a complex SoC in collaboration with Micron Team
- UVM: mixed transaction-level/pin-level modeling of system data traffic
- Goals achieved:
  - Improvement of the overall performance respect to the previous Micron custom simulation environment
  - Reduction of the simulation time : about 50%.
  - Improvement of the modularity, flexibility and robustness
  - Easley integration of UVM blocks from other teams/companies





#### SIMULATION







#### SIMULATION





#### SIMULATION





#### SIMULATION





#### **Next Year**

- The activities planned for the third PhD year could be divided in two macro activities:
  - Development of ASIC test chip for the hardware accelerator of the Neural Networks
  - Development of an automated tool for both software simulation and hardware emulation of complex SoC



#### Thanks for the attention !

